# Power MOSFET, N-Channel, SUPERFET® III, FRFET®, 650 V, 20 A, 190 m $\Omega$ #### Description SUPERFET III MOSFET is ON Semiconductor's brand-new high voltage super-junction (SJ) MOSFET family that is utilizing charge balance technology for outstanding low on-resistance and lower gate charge performance. This advanced technology is tailored to minimize conduction loss, provide superior switching performance, and withstand extreme dv/dt rate. Consequently, SUPERFET III MOSFET is very suitable for the various power system for miniaturization and higher efficiency. SUPERFET III FRFET MOSFET's optimized reverse recovery performance of body diode can remove additional component and improve system reliability. #### **Features** - 700 V @ T<sub>J</sub> = 150°C - Typ. $R_{DS(on)} = 152 \text{ m}\Omega$ - Ultra Low Gate Charge (Typ. Q<sub>g</sub> = 34 nC) - Low Effective Output Capacitance (Typ. C<sub>oss(eff.)</sub> = 316 pF) - 100% Avalanche Tested - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - Computing / Display Power Supplies - Telecom / Server Power Supplies - Industrial Power Supplies - Lighting / Charger / Adapter #### ON Semiconductor® #### www.onsemi.com | V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |------------------|-------------------------|--------------------| | 650 V | 190 mΩ @ 10 V | 20 A | **POWER MOSFET** TO-220 FULLPAK CASE 221D #### **MARKING DIAGRAM** \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code NTPF190N65S3HF = Specific Device Code #### ORDERING INFORMATION See detailed ordering and shipping information on page 2 of this data sheet. ## **ABSOLUTE MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ , Unless otherwise noted) | Symbol | Parameter | | Value | Unit | |-----------------------------------|----------------------------------------------------|---------------------------------------|-------------|------| | $V_{DSS}$ | Drain to Source Voltage | | 650 | V | | $V_{GSS}$ | Gate to Source Voltage | - DC | ±30 | V | | | | - AC (f > 1 Hz) | ±30 | | | I <sub>D</sub> | Drain Current – Continuous (T <sub>C</sub> = 25°C) | | 20* | Α | | | | - Continuous (T <sub>C</sub> = 100°C) | 12.7* | | | I <sub>DM</sub> | Drain Current | - Pulsed (Note 1) | 50* | Α | | E <sub>AS</sub> | Single Pulsed Avalanche Energy (Note 2) | | 220 | mJ | | I <sub>AS</sub> | Avalanche Current (Note 2) | Avalanche Current (Note 2) | | Α | | E <sub>AR</sub> | Repetitive Avalanche Energy (Note 1) | | 0.36 | mJ | | dv/dt | MOSFET dv/dt | | 100 | V/ns | | | Peak Diode Recovery dv/dt (Note 3) | | 50 | | | $P_{D}$ | Power Dissipation (T <sub>C</sub> = 25°C) | | 36 | W | | | | - Derate Above 25°C | 0.29 | W/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range | | -55 to +150 | °C | | TL | Maximum Lead Temperature for Soldering, 1/8" | from Case for 5 seconds | 300 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. \*Drain current limited by maximum junction temperature. #### THERMAL CHARACTERISTICS | Symbol | Parameter | Value | Unit | |----------------|--------------------------------------------|-------|------| | $R_{ heta JC}$ | Thermal Resistance, Junction to Case, Max. | 3.5 | °C/W | | $R_{ heta JA}$ | | | | ## PACKAGE MARKING AND ORDERING INFORMATION | Part Number | Top Marking | Package | Packing Method | Reel Size | Tape Width | Quantity | |----------------|----------------|--------------------|----------------|-----------|------------|----------| | NTPF190N65S3HF | NTPF190N65S3HF | TO-220<br>FULLPACK | Tube | N/A | N/A | 50 Units | <sup>1.</sup> Repetitive rating: pulse–width limited by maximum junction temperature. 2. $I_{AS} = 3.7 \text{ A}$ , $R_G = 25 \Omega$ , starting $T_J = 25^{\circ}\text{C}$ . 3. $I_{SD} \le 10 \text{ A}$ , $di/dt \le 200 \text{ A/µs}$ , $V_{DD} \le 400 \text{ V}$ , starting $T_J = 25^{\circ}\text{C}$ . # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Unit | |--------------------------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|------|------|------| | OFF CHARACT | ERISTICS | | | • | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $V_{GS} = 0 \text{ V, } I_D = 1 \text{ mA, } T_J = 25^{\circ}\text{C}$ | 650 | | | V | | | | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}, T_J = 150^{\circ}\text{C}$ | 700 | | | V | | $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 10 mA, Referenced to 25°C | | 0.65 | | V/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V | | | 10 | μΑ | | | | V <sub>DS</sub> = 520 V, T <sub>C</sub> = 125°C | | 65 | | | | I <sub>GSS</sub> | Gate to Body Leakage Current | $V_{GS} = \pm 30 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±100 | nA | | ON CHARACTE | RISTICS | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D = 0.43$ mA | 3.0 | | 5.0 | V | | R <sub>DS(on)</sub> | Static Drain to Source On Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A | | 152 | 190 | mΩ | | 9FS | Forward Transconductance | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 10 A | | 11 | | S | | YNAMIC CHA | RACTERISTICS | | | • | | | | C <sub>iss</sub> | Input Capacitance | | | 1610 | | pF | | C <sub>oss</sub> | Output Capacitance | $V_{DS} = 400 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ | | 30 | | pF | | C <sub>oss(eff.)</sub> | Effective Output Capacitance | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V | | 316 | | pF | | C <sub>oss(er.)</sub> | Energy Related Output Capacitance | $V_{DS}$ = 0 V to 400 V, $V_{GS}$ = 0 V | | 59 | | pF | | Q <sub>g(tot)</sub> | Total Gate Charge at 10 V | | | 34 | | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | $V_{DS} = 400 \text{ V}, I_{D} = 10 \text{ A}, V_{GS} = 10 \text{ V}$ (Note 4) | | 11 | | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | (1313-1) | | 13 | | nC | | ESR | Equivalent Series Resistance | f = 1 MHz | | 6.8 | | Ω | | WITCHING CH | IARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | | | 19 | | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{DD} = 400 \text{ V}, I_D = 10 \text{ A},$ | | 19 | | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = 10 \text{ V}, R_g = 4.7 \Omega$ (Note 4) | | 58 | | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 14 | | ns | | OURCE-DRAII | N DIODE CHARACTERISTICS | | | | | | | I <sub>S</sub> | Maximum Continuous Source to Drain [ | Diode Forward Current | | | 20 | Α | | I <sub>SM</sub> | Maximum Pulsed Source to Drain Diode | e Forward Current | | | 50 | Α | | V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 10 A | | | 1.3 | V | | t <sub>rr</sub> | Reverse Recovery Time | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 10 A, | | 80 | | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | dl <sub>F</sub> /dt = 100 A/μs | | 264 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Essentially independent of operating temperature typical characteristics. #### **TYPICAL CHARACTERISTICS** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature Figure 5. Capacitance Characteristics Figure 6. Gate Charge Characteristics #### **TYPICAL CHARACTERISTICS** Figure 7. Breakdown Voltage Variation vs. Temperature V<sub>DS</sub>, DRAIN-SOURCE VOLTAGE (V) Figure 9. Maximum Safe Operating Area Figure 11. E<sub>OSS</sub> vs. Drain-to-Source Voltage Figure 8. On-Resistance Variation vs. **Temperature** Figure 10. Maximum Drain Current vs. Case **Temperature** ## **TYPICAL CHARACTERISTICS** Figure 12. Transient Thermal Response Curve Figure 13. Gate Charge Test Circuit & Waveform Figure 14. Resistive Switching Test Circuit & Waveforms Figure 15. Unclamped Inductive Switching Test Circuit & Waveforms Figure 16. Peak Diode Recovery dv/dt Test Circuit & Waveforms SUPERFET and FRFET are a registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. 2. ANODE 3. CATHODE #### TO-220 FULLPAK CASE 221D-03 **ISSUE K** **DATE 27 FEB 2009** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.617 | 0.635 | 15.67 | 16.12 | | В | 0.392 | 0.419 | 9.96 | 10.63 | | С | 0.177 | 0.193 | 4.50 | 4.90 | | D | 0.024 | 0.039 | 0.60 | 1.00 | | F | 0.116 | 0.129 | 2.95 | 3.28 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.118 | 0.135 | 3.00 | 3.43 | | J | 0.018 | 0.025 | 0.45 | 0.63 | | K | 0.503 | 0.541 | 12.78 | 13.73 | | L | 0.048 | 0.058 | 1.23 | 1.47 | | N | 0.200 BSC | | 5.08 | BSC | | Q | 0.122 | 0.138 | 3.10 | 3.50 | | R | 0.099 | 0.117 | 2.51 | 2.96 | | S | 0.092 | 0.113 | 2.34 | 2.87 | | U | 0.239 | 0.271 | 6.06 | 6.88 | 3. 221D-01 THRU 221D-02 OBSOLETE, NEW STANDARD 221D-03. | | INCHES | | IVIILLIIV | IETERS | |-----|--------|-------|-----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.617 | 0.635 | 15.67 | 16.12 | | В | 0.392 | 0.419 | 9.96 | 10.63 | | C | 0.177 | 0.193 | 4.50 | 4.90 | | D | 0.024 | 0.039 | 0.60 | 1.00 | | F | 0.116 | 0.129 | 2.95 | 3.28 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.118 | 0.135 | 3.00 | 3.43 | | J | 0.018 | 0.025 | 0.45 | 0.63 | | K | 0.503 | 0.541 | 12.78 | 13.73 | | L | 0.048 | 0.058 | 1.23 | 1.47 | | N | 0.200 | BSC | 5.08 | BSC | | Q | 0.122 | 0.138 | 3.10 | 3.50 | | R | 0.099 | 0.117 | 2.51 | 2.96 | | S | 0.092 | 0.113 | 2.34 | 2.87 | | U | 0.239 | 0.271 | 6.06 | 6.88 | #### **MARKING DIAGRAMS** STYLE 1: PIN 1. GATE STYLE 2: PIN 1. BASE STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE 2. COLLECTOR 3. EMITTER DRAIN SOURCE STYLE 6: PIN 1. MT 1 2. MT 2 3. GATE STYLE 5: PIN 1. CATHODE STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE 0 xxxxxxG **AYWW Bipolar** Rectifier = Assembly Location = Year = Work Week = Device Code 0 **AYWW** xxxxxxG **AKA** xxxxxx = Specific Device Code G = Pb-Free Package WW Α = Assembly Location Υ = Year XXXXXX = Work Week WW G = Pb-Free Package AKA = Polarity Designator | DOCUMENT NUMBER: | 98ASB42514B | Electronic versions are uncontrolled except wh | | |------------------|---------------------------|---------------------------------------------------------------------------------------------------|-----| | STATUS: | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printersions are uncontrolled except when stamped | | | NEW STANDARD: | | "CONTROLLED COPY" in red. | | | DESCRIPTION: | TO-220 FULLPAK | PAGE 1 OF | F 2 | | DOCUMENT | NUMBER: | |------------|---------| | 98ASB42514 | В | PAGE 2 OF 2 | ISSUE | REVISION | DATE | |-------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Н | REMOVED KNOCKOUT PINS FROM DIAGRAM. REQ. BY S. MASLOWSKI. | 19 JUN 2006 | | J | CHANGED MIN AND MAX VALUES FOR SEVERAL DIMENSIONS. ADDED RECTIFIER MARKING DIAGRAM ABD PREVIOUS MARKING DIAGRAM BIPOLAR. REQ. BY S. MASLOWSKI. | 07 JUN 2007 | | K | RE-INTRODUCED KNOCKOUT PINS INTO DIAGRAM. REQ. BY L. TSAI. | 27 FEB 2009 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative