# **MOSFET** - Power, Single N-Channel, DUAL COOL®, DFN8 5x6 40 V, 0.85 mΩ, 313 A # NTMFSC0D9N04CL # **Features** - Advanced Dual-Sided Cooled Packaging - Ultra Low R<sub>DS(on)</sub> to Minimize Conduction Losses - MSL1 Robust Packaging Design - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **Typical Applications** - Orring FET/Load Switching - Synchronous Rectifier - DC-DC Conversion # MAXIMUM RATINGS (T<sub>J</sub> = 25°C, Unless otherwise specified) | Parameter | | | Symbol | Value | Unit | |------------------------------------------------------------------------------------|-----------------------|---------------------------------------|-----------------------------------|----------------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 40 | V | | Gate-to-Source Voltag | e | | $V_{GS}$ | ±20 | V | | Continuous Drain<br>Current R <sub>0JC</sub><br>(Note 2) | Steady | Steady<br>State T <sub>C</sub> = 25°C | | 313 | Α | | Power Dissipation R <sub>θJC</sub> (Note 2) | Olaic | | | 167 | W | | Continuous Drain Current $R_{\theta JA}$ (Note 1, 2) | Steady<br>State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 49.5 | Α | | Power Dissipation R <sub>θJA</sub> (Note 1, 2) | Olale | | P <sub>D</sub> | 3.8 | W | | Pulsed Drain Current | T <sub>A</sub> = 25°0 | C, t <sub>p</sub> = 10 μs | I <sub>DM</sub> | 900 | Α | | Operating Junction and Storage Temperature Range | | | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+175 | °C | | Source Current (Body Diode) | | | Is | 169 | Α | | Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L(pk)</sub> = 29 A) | | | E <sub>AS</sub> | 706 | mJ | | Lead Temperature Soldering Reflow for Soldering Purposes (1/8" from case for 10 s) | | | $T_L$ | 300 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Surface–mounted on FR4 board using 1 in<sup>2</sup> pad size, 1 oz Cu pad. - The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. # ON Semiconductor® # www.onsemi.com | V <sub>SSS</sub> | R <sub>SS(ON)</sub> MAX | I <sub>D</sub> MAX | | |------------------|-------------------------|--------------------|--| | 40 V | 0.85 mΩ @ 10 V | 313 A | | | | 1.3 mΩ @ 4.5 V | 313 A | | # **N-Channel MOSFET** DFN8 5x6 CASE 506EG # **MARKING DIAGRAM** 410LDC = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year W = Work Week # **ORDERING INFORMATION** See detailed ordering and shipping information on page 5 of this data sheet. # THERMAL CHARACTERISTICS | Symbol | Parameter | Max | Unit | |----------------|---------------------------------------------------|-----|------| | $R_{ hetaJC}$ | Junction-to-Case (Bottom) - Steady State (Note 3) | 0.9 | °C/W | | $R_{ hetaJC}$ | Junction-to-Case (Top) - Steady State (Note 3) | 1.4 | | | $R_{ heta JA}$ | Junction-to-Ambient - Steady State (Note 3) | 39 | | <sup>3.</sup> The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. # **ELECTRICAL CHARACTERISTICS** (T<sub>.1</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Test Conditions | | Min | Тур | Max | Unit | |------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|--------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | | | | | | | | | Drain – to – Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 40 | | | V | | Drain – to – Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> / T <sub>J</sub> | I <sub>D</sub> = 250 μA, ref to | 25°C | | 21.2 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 40 V | T <sub>J</sub> = 25°C | | | 10 | μΑ | | | | | T <sub>J</sub> = 125°C | | | 100 | 1 | | Gate – to – Source Leakage Current | I <sub>GSS</sub> | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = | 20 V | | | 100 | nA | | ON CHARACTERISTICS (Note 4) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 2$ | 250 μΑ | 1.2 | | 2.0 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> / T <sub>J</sub> | $I_D = 250 \mu A$ , ref to | 25°C | | -5.8 | | mV/°C | | Drain – to – Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 50 A | | | 0.65 | 0.85 | mΩ | | | 1 | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 50 A | | | 1 | 1.3 | 1 | | Gate-Resistance | $R_{G}$ | T <sub>A</sub> = 25°C | | | 1.8 | | Ω | | CHARGES & CAPACITANCES | | | | | | | • | | Input Capacitance | C <sub>ISS</sub> | $V_{GS} = 0 \text{ V, f} = 1 \text{ MHz, } V_{DS} = 20 \text{ V}$ | | | 8500 | | pF | | Output Capacitance | C <sub>OSS</sub> | | | | 3400 | | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 110 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 20 V, I <sub>D</sub> = 50 A | | | 61 | | nC | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 20 | V, I <sub>D</sub> = 50 A | | 143 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 27 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 19 | | 1 | | Plateau Voltage | $V_{GP}$ | | | | 2.7 | | V | | SWITCHING CHARACTERISTICS (Note | 4) | | | | | | • | | Turn – On Delay Time | t <sub>d(ON)</sub> | $V_{GS}$ = 4.5 V, $V_{DS}$ = 32 V, $I_{D}$ = 50 A, $R_{G}$ = 2.5 $\Omega$ | | | 20.2 | | ns | | Rise Time | t <sub>r</sub> | | | | 94.6 | | 1 | | Turn – Off Delay Time | t <sub>d(OFF)</sub> | | | | 77.8 | | 7 | | Fall Time | t <sub>f</sub> | | | | 111 | | 1 | | DRAIN-SOURCE DIODE CHARACTER | STICS | | | | | | • | | Forward Diode Voltage | $V_{SD}$ | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 50 A | T <sub>J</sub> = 25°C | | 0.75 | 1.2 | V | | | | | T <sub>J</sub> = 125°C | | 0.6 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } dI_S/dt = 0$ | 100 A/μs, | | 92 | | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | I <sub>S</sub> = 50 A | | | 170 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. Switching characteristics are independent of operating junction temperatures. # **TYPICAL CHARACTERISTICS** Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Gate Voltage 1.9 1M $V_{GS} = 10 \text{ V}$ I<sub>D</sub> = 40 A 100k $T_J = 150^{\circ}C$ I<sub>DSS</sub>, LEAKAGE (nA) $T_J = 125^{\circ}C$ 10k $T_J = 85^{\circ}C$ 1k 100 0.7 10 -50 -25 0 75 100 125 150 175 5 10 15 20 25 30 35 40 T.J., JUNCTION TEMPERATURE (°C) V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V) Figure 5. On-Resistance Variation with **Temperature** Figure 6. Drain-to-Source Leakage Current vs. Voltage # TYPICAL CHARACTERISTICS Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current 0.9 Figure 11. Safe Operating Area Figure 12. I<sub>PEAK</sub> vs. Time in Avalanche # **TYPICAL CHARACTERISTICS** Figure 13. Thermal Characteristics – $R_{\theta JA}(t)$ (°C/W) Figure 14. Thermal Characteristics – $R_{\theta JC}(t)$ (°C/W) # **ORDERING INFORMATION** | Device | Device Marking | Package | Shipping <sup>†</sup> | |----------------|----------------|------------------------------------|-----------------------| | NTMFSC0D9N04CL | 410LDC | DFN8 5x6<br>(Pb–Free/Halogen Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # DFN8 5x6.15, 1.27P, DUAL COOL CASE 506EG ISSUE D **DATE 25 AUG 2020** SEE DETAIL "B" // 0.10 C ### NOTES: Θ Δ1 Ċ SEATING **PLANE** - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS. - DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | FRONT VIEW | ► DETAIL "B" | 0.10 C | |----------------|---------------|-------------------------------|--------| | (E7) (E6) (E6) | 1/2 | -b1 (8X)<br>-b (4X)<br>b (4X) | 0.7 | | | <del> </del> | | 1. | FRONT VIEW **GENERIC MARKING DIAGRAM\*** **BOTTOM VIEW** DETAIL "B" \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | DIM | MILLIMETERS | | | | | |------|-------------|----------|------|--|--| | Diw | MIN. | NOM. | MAX. | | | | Α | 0.85 | 0.90 | 0.95 | | | | A1 | - | - | 0.05 | | | | A2 | ı | - | 0.05 | | | | b | 0.31 | 0.41 | 0.51 | | | | b1 | 0.21 | 0.31 | 0.41 | | | | С | 0.20 | 0.25 | 0.30 | | | | D | 4.90 | 5.00 | 5,10 | | | | D1 | 4.80 | 4.90 | 5.00 | | | | D2 | 3.67 | 3.82 | 3.97 | | | | D3 | 2.60 REF | | | | | | D4 | | 0.86 REF | | | | | Е | 6.05 | 6.15 | 6.25 | | | | E1 | 5.70 | 5.80 | 5.90 | | | | E2 | 3.38 | 3.48 | 3.58 | | | | E3 | 3.30 REF | | | | | | E4 | | 0.50 REF | • | | | | E5 | Ü | 0.34 REF | : | | | | E6 | 0.30 REF | | | | | | E7 | 0.52 REF | | | | | | Ф | 1.27 BSC | | | | | | 1/2e | 0.635 BSC | | | | | | K | 1.30 | 1.40 | 1.50 | | | | L | 0.56 | 0.66 | 0.76 | | | | L1 | 0.52 | 0.62 | 0.72 | | | | Ð | 0° | | 12° | | | XXXX = Specific Device Code = Assembly Location = Year = Work Week = Assembly Lot Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON84257G | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DFN8 5x6.15, 1.27P, DUAL COOL | | PAGE 1 OF 1 | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and ### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative